



# Article Scalable, Modular Three-Dimensional Silicon Microelectrode Assembly via Electroless Plating

Jörg Scholvin<sup>1</sup>, Anthony Zorzos<sup>1</sup>, Justin Kinney<sup>1</sup>, Jacob Bernstein<sup>1</sup>, Caroline Moore-Kochlacs<sup>1,2</sup>, Nancy Kopell<sup>2</sup>, Clifton Fonstad<sup>1</sup> and Edward S. Boyden<sup>1,\*</sup>

- <sup>1</sup> Massachusetts Institute of Technology, Cambridge, MA 02139, USA; scholvin@MIT.EDU (J.S.); anthonyzorzos@gmail.com (A.Z.); jkinney@mit.edu (J.K.); jgbernstein@gmail.com (J.B.); caromk@gmail.com (C.M.-K.); fonstad@mit.edu (C.F.)
- <sup>2</sup> Department of Mathematics, Boston University, Boston, MA 02215, USA; nk@math.bu.edu
- \* Correspondence: esb@media.mit.edu

Received: 31 July 2018; Accepted: 24 August 2018; Published: 30 August 2018



**Abstract:** We devised a scalable, modular strategy for microfabricated 3-D neural probe synthesis. We constructed a 3-D probe out of individual 2-D components (arrays of shanks bearing close-packed electrodes) using mechanical self-locking and self-aligning techniques, followed by electroless nickel plating to establish electrical contact between the individual parts. We detail the fabrication and assembly process and demonstrate different 3-D probe designs bearing thousands of electrode sites. We find typical self-alignment accuracy between shanks of <0.2° and demonstrate orthogonal electrical connections of 40  $\mu$ m pitch, with thousands of connections formed electrodes for high-density 3-D neural recording. The combination of scalable 3-D design and close-packed recording sites may support a variety of large-scale neural recording strategies for the mammalian brain.

**Keywords:** electrode array; microelectrodes; neural recording; silicon probe; three-dimensional; electroless plating

# 1. Introduction

Silicon microfabricated neural probes [1–10] offer the capability of scalable neural recording in acute and chronic neuroscience experiments [8–11], since hundreds of, or more, electrode recording sites can be created on an implantable 1-D or 2-D shank using scalable microfabrication techniques. Recently we designed, implemented and used 2-D silicon microelectrode arrays bearing close-packed recording sites, designed with small enough spacing to enable spatial oversampling of extracellular action potentials—and thus, scalable, tetrode-style analysis to be performed on the data obtained [12]. Here we explore another key aspect of scalability, namely how to fabricate silicon microfabricated neural probes with electrode pads distributed in 3-D, not just 2-D, patterns. 1-D and 2-D microfabricated silicon probes primarily record in a small part of the brain and by design cover a one- or two-dimensional subset of the brain. Most silicon based probe technologies have the ability to record in 2-D, either in a vertical plane ("Michigan probes" [2]) with recording sites along each shank using in-plane microfabrication, or a horizontal plane ("Utah array" [13]) with recording sites at the shank tips, using bulk micromachining techniques.

# 1.1. Overview of 3-D Approaches

To record from an entire region of the brain, or across multiple regions simultaneously, the neural recording sites need to cover a 3-D volume. Therefore, a 3-D probe needs to consist of many shanks, each bearing multiple electrode recording sites that record at many points along its length. But, because

microfabricated devices are currently inherently two-dimensional, combining them into a 3-D structure presents engineering challenges, such as the question of how to create mechanical and electrical connectivity between individual 2-D parts, in a scalable, modular way. Since the introduction of the first 3-D neural probes comprised out of individual 2-D parts [14], different technologies for assembling arrays have been explored: ultrasonic bonding [15–17], pressed contacts [18–20], solder reflow [21] (also used in early explorations for 3-D integrated circuits (ICs) [22]), conductive silver paste [23], post-packaging nickel or gold electrolytic plating [24,25], folding parts [26,27], self-assembly [28], electrostatic- [29] or magnetic-field [30] assisted assembly, die stacking with wirebonding [31] and different types of packaged stacking [10,32–35]. These solutions all share the principle of combining (or, in the case of [26–30], folding) individual 2-D probes in order to create 3-D arrays and are summarized in Table 1. The above studies primarily focus on pioneering new modalities of 3-D assembly. Our primary focus is to explore the scalability of 3-D assembly of modular microfabricated neural probes, aiming to develop robust, powerful methods for assembling probes bearing many thousands of electrode recording sites and beyond. We approach this by introducing electroless plating as a way of forming, in a simple single step, all of the electrical connections at the same time—thereby enabling a new efficient and scalable fabrication method.

Our methods can subsequently be combined with heterogeneous integration of amplifier circuits [36] to reduce the total number of actual wires leaving the device, for example, through wirebonds to a circuit board, because the external package size determines which in vivo recording scenarios the probe can be used in and can additionally govern the scale that is meaningfully achievable with a given probe design.

| Reference                      | Method <sup>a</sup> | Design <sup>b</sup>    | <b>Total Sites</b> | <b>Connection</b> | <sup>c</sup> Count Pitch |
|--------------------------------|---------------------|------------------------|--------------------|-------------------|--------------------------|
| Nordhausen 1996 [9]            | Monolithic          | 10 	imes 10 	imes 1    | 100                | n/a               | n/a                      |
| Hoogerwerf 1991 [14]           | Electrolytic        | 4	imes 4	imes 16       | 256                | 16 <sup>g</sup>   | -                        |
| Hoogerwerf 1994 [24]           | Electrolytic        | 4	imes 4	imes 8        | 128                | 16 <sup>g</sup>   | -                        |
| Barz 2013 [25]                 | Electrolytic        | 4	imes 4	imes 4        | 64                 | 64                | 70 µm                    |
| Herwik 2009 [18]               | Pressed             | 4	imes 4	imes 5        | 80                 | 80                | 70 µm                    |
| Kisban 2010 [20]               | Pressed             | 2 	imes 4 	imes 5      | 80                 | 80                | 35 µm <sup>d</sup>       |
| Aarts 2011 [19]                | Pressed             | 4	imes 4	imes 5        | 80                 | 80                | 70 µm <sup>e</sup>       |
| Bai 2000 [16]                  | Ultrasonic          | 4	imes 4	imes 4        | 32                 | 32 g              | -                        |
| Yao 2007 [17]                  | Ultrasonic          | $4 \times 8 \times 32$ | 1024               | 32 <sup>g</sup>   | -                        |
| Perlin 2008 [15]               | Ultrasonic          | 4	imes 4	imes 4        | 64                 | 64                | 40 µm                    |
| Malhi 1987 <sup>c</sup> [22]   | Solder              | 9 	imes 1 	imes 22     | 198                | 198               | -                        |
| Cheng 2014 [21]                | Solder              | 5	imes 4	imes 5        | 100                | 100               | 150 μm                   |
| Lee 2009 [23]                  | Silver Paste        | 4 	imes 4 	imes 1      | 16                 | 16                | 800 μm <sup>e</sup>      |
| Takeuchi 2004 [30]             | Folding             | $2 \times 3 \times 3$  | 18                 | n/a               | n/a                      |
| Wang 2010 [28]                 | Folding             | 2 	imes 2 	imes 4      | 32                 | n/a               | n/a                      |
| John 2011 [26]                 | Folding             | $3 \times 3 \times 2$  | 18                 | n/a               | n/a                      |
| Chen 2011 [29]                 | Folding             | $2 \times 2 \times 2$  | 8                  | n/a               | n/a                      |
| Merriam 2011 <sup>a</sup> [27] | Folding             | 4	imes 4	imes 4        | 64                 | n/a               | n/a                      |
| Chiou 2010 [31]                | Die Stacking        | 4	imes 4	imes 4        | 64                 | n/a               | n/a                      |
| Rios 2016 [37]                 | Die Stacking        | 4	imes 4	imes 64       | 1024               | 256               | 200 µm                   |
| Du 2009 [33]                   | Package             | $4	imes2	imes8^{h}$    | 64                 | n/a               | n/a                      |
| Langhals 2009 [35]             | Package             | 4	imes 4	imes 4        | 64                 | n/a               | n/a                      |
| Merriam 2011 <sup>b</sup> [32] | Package             | 5	imes 4	imes 8        | 160                | n/a               | n/a                      |
| Barz 2014 [34]                 | Package             | 2 	imes 2 	imes 8      | 32                 | n/a               | n/a                      |
| Barz 2017 [34]                 | Package             | 2 	imes 2 	imes 8      | 32                 | n/a               | n/a                      |
| Shobe 2015 [10]                | Package             | 4	imes 4	imes 64 f     | 1024               | n/a               | n/a                      |
| Michon 2016 [38]               | Micro-Drive         | 16 	imes 2 	imes 8     | 256                | n/a               | n/a                      |

Table 1. 3-D Probe Fabrication Technologies.

<sup>a</sup> Abbreviated methods, we define as "Package" assembly a method that uses non-microfabricated parts to combine 2-D probes. <sup>b</sup> Inserts/probe × Shanks/insert × Sites/shank. <sup>c</sup> Not used in a neural probe but relevant 3-D IC exploration. <sup>d</sup> Design conditions had a very strong impact on connection yield. <sup>e</sup> Not specified in the paper but inferred from images and drawings or previous work. <sup>f</sup> Design varies slightly from a uniform  $4 \times 4 \times 64$  configuration

to accommodate brain region under study. <sup>g</sup> Active probe that uses multiplexing to reduce the connection count. <sup>h</sup> Double sided shanks. <sup>k</sup> The need for fine-pitched connection will vary, depending on the total number of recording sites, the target animal model and recording volume (which sets the space in which the connections must be made).

#### 1.2. Creating a Scalable 3-D Probe Design

Virtual reality awake head-fixed setups [39], for example, for mouse behavior, have become widespread in neuroscience because they enable neural recording and imaging during animal behavior experiments, without the weight and size constraints of freely moving animal behavior experiments [40]. A design example of a 3-D scalable probe appropriate for such an experiment is shown in Figure 1. The need for scalability is particularly important for 3-D probe arrays, because to tile a 3-D volume, one needs a far greater number of recording sites than required to tile a 2-D section.



**Figure 1.** Photograph of a high-density 3-D probe, consisting of a  $6 \times 11$  grid of shanks. Each shank contains a set of  $2 \times 34$  close packed recording sites (as seen in the scanning electron microscope (SEM) inset), for a total number of 4488 sites across a volume of  $5 \times 8.5 \times 0.4$  mm.

We describe new principles for scalable, modular mechanical and electrical assembly of 3-D structures, using self-locking mechanical components that allow easy by-hand assembly and we introduce the use of electroless nickel (EN) plating to form orthogonal electrical connections between individual parts in a scalable way. The electrical connections are formed without the need for electrical access to the sites, relieving potential constraints on future monolithic or heterogeneously integrated neural amplifier circuits (as outlined in [36]). Our method therefore supports equally well passive and active probes (i.e., probes without and with integrated amplifiers or other circuitry, respectively) and is carried out prior to probe packaging, relieving constraints on the final packaging steps.

We utilize our close-packed 2-D probe technology of [12] as the unit building block for our 3-D arrays. With probe designs scaling possibly into the thousands of recording sites and beyond [41], the close-packed recording sites can be of benefit in automating the large-scale data analysis that will be necessary when recording from a large number of sites across many brain regions.

#### 1.3. Scope of the Design

We focus this paper only on the design and fabrication challenges of probe arrays but not on the downstream packaging and in vivo testing—which will partly depend on the final application; such testing may then require refinement or alteration of the design depending on how well the probe performance matches the goal. For example, awake headfixed extracellular recordings in rodents can utilize probe arrays attached to printed circuit boards with conventional methods such as wirebonding or flip-chip assembly. In contrast, chronic applications may require flexible cables

4 of 21

to be used (e.g., as described in [20,42–45]), although this may dictate a lower channel count due to packaging restrictions. Our goal is to demonstrate methods of creating highly scalable Si based electrode arrays and we accordingly uncouple their design from the packaging choice. But for highly-scaled 3-D probes aimed at in vivo headfixed recordings, we can draw on existing solutions used in the semiconductor probe card industry, where systems face even more complex packaging constraints and designs connect and route over 10,000 high-speed wires out from a small space to sophisticated test equipment [46]. The semiconductor industry roadmap also sets out to increase the maximum number of pins to around 50,000 by 2028 [47], with each connection supporting significantly higher bandwidth than a passive probe or active neural amplifier requires. Probe-card packaging technologies can inform us about the current technological limits relevant for awake headfixed experiments, where the size and weight of the setup is not a determining factor.

## 2. Materials and Methods

#### 2.1. Fabrication and Assembly Overview

The process for fabricating the silicon parts for the 3-D probes described in this paper is nearly identical to that for the 2-D probes previously reported [12]. We will refer to that work for detailed fabrication methods, while noting the differences here. The key innovation reported here involves the mechanical and electrical assembly of individual 2-D probes into a 3-D structure and the necessary layout changes required for accomplishing this. The overall principle of the mechanical assembly is shown in Figure 2.

We build a 3-D array from four types of components: individual 2-D probe inserts (point A in Figure 2a,b) which are placed into a slotted holder plate (point B in Figure 2a,b), similar in principle to [14,48]. The 2-D inserts as well as the holder plate contain electrical wiring and exposed pads for electroplating, packaging and neural recording. The electroplating pads (point J in Figure 2a) are later connected with electroless nickel plating. We identify the two sides of the holder plate according to how the array is shown in Figure 1, with the probe shanks pointing up. Thus, the top side of the holder plate is on the same side as the probe shanks, while the bottom side of the holder plate is not critical but it helps to increase the space available to redistribute wires from the shank to the contact pads (point J in Figure 2a) within each 2-D insert. We can also imagine a holder plate with metal pads on both sides, in an effort to double the wiring density (or, for active 2-D probes, to assist in spatially isolating different signal types).

The 2-D inserts are placed into the opening slots from the top side. In contrast to our previous work on 3-D waveguide arrays [48], we introduce a self-locking hook (point C in Figure 2a,b) that locks the 2-D inserts into place. This hook is inserted on the bottom side of the holder plate, through a set of openings etched into the 2-D inserts (point H in Figure 2a). The hook is a simple deep reactive ion etched (DRIE) silicon structure. Finally, on the top side of the holder plate, a pair of self-locking tapered comb structures (point D in Figure 2a,b) is inserted to help with self-aligning the 2-D inserts to all point in the same direction.

The different components and their respective cross sections are shown in Figure 3, along with a comparison of the process steps in Table 2. Once the parts are fabricated and mechanically assembled into a 3-D structure, electroless nickel deposition forms the electrical connections and prepares the probe for wirebonding or other packaging steps. To wirebond these probes, a dedicated wirebond chuck will need to be prepared, so that after attaching the probe to a printed circuit board (PCB), the shanks are protected. We used a similar approach when carrying out the electrical measurements on an assembled probe (using an aluminum block with a recessed area for the shanks). The cross section and side-view of an assembled probe is shown in Figure 4. The next two sections explain the design and process choices made for the mechanical and electrical assembly.

D

Ċ

(a)

в



....

(b)

Figure 2. (a) Principle of the mechanical assembly for the probe shown in Figure 1. The 2-D inserts (A) are slid into the openings in the holder plate (B). A slight taper (E) on the 2-D insert facilitates the hand-assembly and a small bump (G) protects the shanks when pushing the 2-D inserts down with tweezers. On the bottom, a self-locking hook (C) with two guide beams (K) and locking beams (L) is then pushed through the openings in the 2-D inserts (H). A pair of self-locking alignment structures (D) is inserted on the top. Its tapered combs (N) push the 2-D inserts (A) into alignment and lock themselves into place: vertically confined by an indent (F) and horizontally by interlocking beams (M). The recording sites on the 2-D insert are wired down to the contact pads (J) and are described in the electrical assembly section. The fabrication steps for the individual parts are shown in Figures 3 and 4. (b) The top and bottom photographs show an assembled device from above and below, respectively, with the individual components labeled. Scale bars are 10 mm. A typical step-by-step assembly sequence is: (step 1) lay out the individual components for assembly, (step 2) grip holder plate (B) with reverse tension tweezers, (step 3) sequentially pick up the inserts (A) with fine tweezers and insert through the slots in (B), (step 4) inspect and tap down with tweezers onto the inserts to make sure they are fully inserted into the holder plate, (step 5) pick up the self-locking hook (C) with fine tweezers and insert the guide beams (K) through the openings of the inserts (H). It can help to lift the reverse tension tweezers with the probe to better see, or place a mirror below the probe for visual guidance. (step 6) once the guide beams are inserted, use either tweezers or your finger to gently push the hook through completely. As the guide beams pass through each insert, a small resistance can be felt when pushing, due to the hooks (L) going through the openings (H) of each insert. (step 7) using tweezers, pick up the two alignment structures (D) and place on the top side of the probe body (B), roughly aligning them. (step 8) using two sets of tweezers, one in each hand, push the two structures (D) closer until they slide into position. The tweezers should be open in this step, allowing both pushing and rotating of the two parts (D) as they approach and lock. Avoid pushing both parts forward at the same time but alternate between them. Use your dominant hand for the last fine push that locks the beams of (D) together and aligns the probe.



**Figure 3.** The three different design components, with photographs of the finished 150 mm diameter wafers (top) and process cross-sections (bottom). The cross sections are not to scale. Parts (**A**), the 2-D inserts, are fabricated identically to our 2-D probe components reported in [12] with the exception of using 400 nm Al as the optical lithography metal (instead of 250 nm Au). Part (**B**) is the holder plate and identical to A except that the DRIE etch consists of a single through-etch from the front-side, instead of a front- followed by a back-side etch in A. Finally, part (**C**) is a single silicon deep reactive ion etch (DRIE) step to create the self-locking hooks and the alignment comb structures.



**Figure 4.** (a) Cross-section schematic of the assembled probe, with the different parts from Figure 3 labeled (drawing not to scale). (b) SEM image showing a close-up side-view of the probe in Figure 1, with the corresponding parts labelled. The scale bar is 1 mm. After completed assembly, the probe can subsequently be encapsulated in epoxy (not shown here), protecting the electroplated and external connections, while leaving the thinned shanks free from encapsulation (similar to how we epoxy-encapsulate our 2-D probes in [12]).

| Step                                                      | 2-D Inserts (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Holder Plate (B)                                                                                                                                       | Mechanical Supports<br>(C,D)                                        |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Starting material                                         | 150 mm SOI wafer, thicknesses: 15 μm<br>arting material device layer, 0.8 μm buried oxide,<br>510 μm handle 150 mm wafer, 525 μm thick,<br>double-sided polished                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                        | 150 mm wafer, 525 μm<br>thick, double-sided<br>polished             |
| Clean wafers and insulation                               | Piranha clean<br>1 μm of PECVD SiO <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Piranha clean<br>1 μm of PECVD SiO <sub>2</sub>                                                                                                        | Omitted                                                             |
| Electron beam<br>lithography<br>metallization (liftoff)   | 10 nm Ti/150 nm Au/5 nm Ti, mask<br>is 400 nm of PMMA 495A8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10 nm Ti/150 nm Au/5 nm Ti<br>mask is 400 nm of PMMA 495A8                                                                                             | Omitted                                                             |
| Optical lithography metallization (liftoff)               | 50 nm Ti/400 nm Al, mask is 1.5 μm<br>of AZ5214E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 50 nm Ti/400 nm Al<br>mask is 1.5 μm of AZ5214E                                                                                                        | Omitted                                                             |
| Upper insulation                                          | 1 µm of PECVD TEOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 μm of PECVD TEOS                                                                                                                                     | Omitted                                                             |
| Electron beam<br>lithography small<br>recording site etch | CF <sub>4</sub> /CHF <sub>3</sub> based SiO <sub>2</sub> etch, mask is<br>800 nm of PMMA 495A11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CF <sub>4</sub> /CHF <sub>3</sub> based SiO <sub>2</sub> etch, mask<br>is 800 nm of PMMA 495A11                                                        | Omitted                                                             |
| Optical lithography<br>large pad etch                     | $CF_4/CHF_3$ based SiO <sub>2</sub> etch, mask is 1 $\mu$ m of SPR-700                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CF <sub>4</sub> /CHF <sub>3</sub> based SiO <sub>2</sub> etch, mask<br>is 1 μm of SPR-700                                                              | Omitted                                                             |
| Frontside DRIE etch <sup>a</sup>                          | $CF_4/CHF_3$ based etch of frontside<br>SiO <sub>2</sub> , then 15 $\mu$ m etch of Si device<br>layer to buried oxide. Mask is 8 $\mu$ m<br>of AZ4620.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $CF_4/CHF_3$ based etch of frontside<br>SiO <sub>2</sub> , then 15 $\mu$ m etch of Si device<br>layer to buried oxide. Mask is<br>8 $\mu$ m of AZ4620. | Etch 525 μm through<br>wafer, mask is 8 μm of<br>AZ4620             |
| SOI wafer buried<br>oxide etch                            | DI wafer buried $CF_4/CHF_3$ based etch of 0.8 µm of Omitted |                                                                                                                                                        | Omitted                                                             |
| Backside DRIE etch                                        | Etch 510 μm through wafer from the backside, mask is 8 μm of AZ4620                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Omitted                                                                                                                                                | Omitted                                                             |
| Clean wafers Barrel ash in oxygen plasma                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Barrel ash in oxygen plasma                                                                                                                            | Barrel ash in oxygen<br>plasma                                      |
| Insulation on full<br>wafer                               | Omitted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Omitted                                                                                                                                                | 0.1 μm <sup>c</sup> of PECVD SiO <sub>2</sub><br>1 μm of Parylene-C |
| Remove parts                                              | Break out devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Break out devices                                                                                                                                      | Break out devices                                                   |
| Insulation on individual parts                            | (optional) Place dies facing down<br>onto a Si wafer and deposit 100 nm<br>PECVD Si <sub>3</sub> N <sub>4</sub> to insulate backside <sup>b</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Place dies facing down onto a Si<br>wafer and deposit 100 nm PECVD<br>Si <sub>3</sub> N <sub>4</sub> to insulate backside <sup>b</sup>                 | Omitted                                                             |

**Table 2.** Overview of Processing Steps. Summary of the process steps to fabricate the components of Figure 3. The process is adopted from and uses the same tools as our 2-D probes in [12].

<sup>a</sup> For the 15  $\mu$ m frontside SOI etch, because the etch depth is sufficiently shallow we now use 1  $\mu$ m of SPR-700 resist for improved alignment accuracy. <sup>b</sup> This step needs to be carefully tested, to avoid any deposition on the front side where the recording sites or metal pads could be impaired by a film of dielectric. Only a thin film should be used, sufficient to provide insulation but not thick enough to risk accidental covering of the front-side. If necessary, a dilute HF dip can be performed to remove any accidental, thin, front-side deposition. <sup>c</sup> Optional deposition, used to color-code different wafers.

#### 2.2. Mechanical Assembly Procedures

#### 2.2.1. Inserts and Holder Plate

The mechanical assembly is designed to be simple and done by hand using mechanical tweezers, without a need for robotic assembly. The holder plate (point B in Figure 2a,b) can be fixed in space using forceps or by using a customized holder. The individual 2-D inserts (point A in Figure 2a,b) are placed into the holder plate slots, which is an easy task as long as these openings are wider by about 5 to 10  $\mu$ m. The inserts have tapered sides (point E in Figure 2a) to allow initial misalignment when inserting them into the openings. Once inserted, we tap down on the inserts with tweezers and ensure they are placed all the way into the holder plate.

# 2.2.2. Self-Locking Hook

Once all of the 2-D inserts are in place, a self-locking hook is inserted on the underside of the holder plate, locking all of the 2-D inserts into position (point C in Figure 2a,b). We use a design

with at least three beams. The pair of outer beams is longer and solid and they function as guide beams (point K in Figure 2a). The inner beam(s) each contain a pair of locking beams (point L in Figure 2a), which will self-lock once inserted through the 2-D probe openings (point H in Figure 2a). The purpose of the guide beams is to enter first and align the insertion. Without the guide beams, it is very difficult to insert the hook by hand, because any off-angle insertion will easily break the fragile center hook pair. Any initial misalignment is self-corrected by the guide beams and they are strong enough to not break during this process. Once the guide beams are inserted, the self-locking hook can be pushed through, either using tweezers or the tip of a finger (this has the benefit of feeling the changes in mechanical resistance when the locking beams pass each insert—helpful at least initially when practicing the assembly).

The geometry of the locking beams was initially chosen using a simple cantilever beam formula (to get the necessary displacement of the tips yet stay well below the stress limits of silicon) and then experimentally optimized using a range of different designs. In our current designs, the locking beam's length is always identical—with an aspect ratio of  $L/W = 4500 \ \mu m/95 \ \mu m = 47$ . During insertion, the hook tip is displaced by as much as 50  $\mu m$ , resulting in a maximum simulated stress of 0.07 GPa (calculated using finite element methods), well below the silicon fracture strength of around 1.5 to 2.0 GPa [49].

#### 2.2.3. Self-Alignment Combs

The final step in the mechanical assembly is to insert a pair of self-aligning and self-locking tapered combs on the top side of the holder plate (point D in Figure 2a,b). We introduced these structures in [48] but show important improvements in their design here.

Because the openings in the holder plate must be slightly larger than the 2-D inserts placed through them, it is possible for each insert to point in a slightly different direction. The purpose of the tapered combs is to prevent misaligned shanks because they can result in excessive tissue damage. The opening will be larger than the insert for three reasons: First, there can be variations in the 2-D insert's thickness caused by wafer thickness variations. But these are small and can be adjusted for in the design, thus posing no major concern. Second, variations can be by design. The dimensions of the opening in the holder plate are lithographically defined and thus set precisely. However, to facilitate insertion, some tolerance is necessary (e.g., on the order of 10 µm for hand-assembly). Third, variations can be due to non-vertical sidewalls of the etched openings, which is harder to control. The sidewall angles of the DRIE depend on the tool and recipe optimization and can add significant uncertainty. When etching through 525 µm thick wafers, the bottom of the trench is wider than the top; we observed around 30  $\mu$ m of widening (or a 3.3° tilt from the vertical). The precise value can vary with tool condition and etch recipe parameters. While recipe optimization could reduce the trench widening, an effective solution is to etch half-way through the wafer from each side with the trenches meeting up in the middle (e.g., as done in [15]). This adds another lithography step and some front-to-back alignment uncertainty (up to a few  $\mu$ m) can remain. Even with robotic assembly and near-perfect etch precision, small non-vertical DRIE sidewalls or process misalignments can still allow probes to rotate. Consequently, the alignment structures remain beneficial even when assembly and process conditions are improving and their presence allows us to avoid challenging optimization and monitoring of processing tolerances and instead build in a 5 to 10 µm gap that greatly facilitates assembly.

#### 2.2.4. Improvements to the Self-Alignment Combs

Our initial use of the self-alignment combs in [48] was a single design of alignment beams, where two identical structures self-interlocked. Rather than having many hook pairs between each insert (as done in [48]), we found two interlocking hooks located at the ends of the structure were sufficient to provide mechanical stability (point M in Figures 2a and 5). Placing the interlocking hooks only at the ends allows us to reduce the pitch between the 2-D inserts.



**Figure 5.** (a) Different locking designs for the self-alignment combs. For narrow distances, the symmetric design is acceptable but as the two combs are spaced further apart, rotations can cause problems and an asymmetric design instead is preferred. (b) The SEM on the right shows detailed views of the tapered comb (D) locked between the 2-D inserts (A) and holder plate (B) in the bottom image and its beams (D) locked onto itself in the top image. The scale bar is 1 mm.

The symmetric interlocking hook design is suitable for smaller inserts (e.g., inserts of 5 mm size). However, for larger inserts such as the ones we are presenting here (the base of the insert in Figure 1 is 1.9 cm wide), a problem arises: when sliding the structures into place, the symmetry of the interlocking structures means that small rotations in one direction can result in a lack of self-locking (bottom of Figure 5a). We adjusted the design to use asymmetric structures: one with the locking beams on the outside and another with the beams on the inside (top of Figure 5a). This removes the freedom to rotate and ensures that the structures will stay interlocked in place since small rotations will be counteracted in either direction.

A further improvement made relates to the contact between the self-alignment combs and the 2-D insert. The comb structure has a slightly tapered shape, so that the comb gradually presses against the 2-D inserts. If the surfaces touching are both silicon, they cannot be pressed well into each other and their points of contact will be minimal. We decided to coat the combs with a 1  $\mu$ m layer of Parylene-C, to provide a thin, soft coating on the alignment combs. When pressed against the silicon 2-D inserts, the soft Parylene-C provides a press-fit type mechanism. Pushing in the alignment combs becomes easier and adds stability as the point of contact between the combs and the inserts is now larger. We chose Parylene-C because it is easy to deposit uniformly on finished wafers with DRIE through-etched patterns. We use Parylene-C only to provide a press-fit coating for the assembly and do not deposit it on the shanks, or any other neural recording related parts of the probe.

#### 2.2.5. Alternative Assembly Methods

The assembly described above is done by hand but a robotic or micromanipulator based assembly could be developed in the future and would allow reduction of tolerances, useful for more aggressively scaled electrical connections. Our initial 2-D insert design had additional features, which we eventually omitted from the final design. However, we describe these initial design features briefly here, because they may become relevant in the future if robotic assembly is used.

In our initial design, the 2-D probe inserts were not locked into place until the bottom hook was inserted. If, however, the inserts needed to be held in place temporarily, a small set of hooks could be included, as shown in Figure 6. These smaller side-hooks snap into place when the 2-D insert is inserted through the holder plate. The single large opening shown in Figure 2 can also be interrupted

with a number of bridges, to utilize more than two side-hooks. These bridges can also help give mechanical strength to the holder plate if the pitch between inserts is very small, although we did not notice that to be a problem. However, we discovered that the main problem with the side-hooks is their fragility (being very thin yet stiff beams). During manual assembly, the natural shaking of the hand resulted in an estimated two-thirds of the side-hooks breaking. By itself, this may not be problematic but the side-hook length is much larger than the wafer thickness and broken side-hooks therefore create a significant challenge: with the hook broken, the 2-D insert now has substantial space to move around, easily creating a horizontal misalignment between the electrical pads on the holder plate and those on the 2-D insert. This can make the electrical assembly impossible. Thus, we decided not to use the bridges or side-hook concepts and instead went with a simpler, tapered insert design. A robotic assembly method may however find the side-hooks beneficial, because robotic precision may avoid breaking them.



Figure 6. Design drawing of a 2-D insert with side-hooks.

### 2.3. Electrical Assembly Procedures

To electrically connect the 2-D probe inserts with the holder plate, a connection across a gap and between pads on two orthogonal surfaces (the holder plate and the 2-D insert) must be made. Our goal was to create a scalable approach that could easily form thousands of connections. The mechanical constraints (because the points of connection are in a "canyon" which does not allow easy mechanical access) rule out ultrasonic bonding as a practical method. We also decided against solder based methods, because we thought that connections at a pitch at tens of microns would be extremely challenging and because sample preparation with solder would require additional process steps prior to DRIE. Instead, we focused on different ways of electroplating to form connections (e.g., similar to [24]). The layout for each method is shown in Figure 7 and we compare their merits in Table 3.



**Figure 7.** Layout illustrations for the different electroplating methods: (**A**) packaged and electroless plating, (**B**) seed and masked plating and (**C**) design with short-circuit beams. All cases aim to electroplate

the small pads near the opening in the holder plate, shown as (2) but differ in how plating current is supplied to these pads. The larger external contact pads (5) can be plated as well, facilitating final packaging. The design in (A) has the lowest complexity. In (B), a seed is masked with exposed pads only at the desired plating sites. Plating current is then supplied at the contact (1), for example, by attaching a temporary clip. For short-circuit beam plating (C), no seed layer is used but instead all sites are routed and connected to a wiring frame (4), which consists of several wiring rings, resulting in a tree-like structure to balance the voltage drop for each pad. After plating, the shorts are disconnected by breaking off the external short circuit beams at (3).

| Detail                                              | Packaged Plating                                                                                                                                                                 | Short-Circuited<br>Breakout Beams                                                                                                                                                                   | Seed and Mask                                                                                                                                          | Electroless                                                                                                                                                                 |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Method                                              | Electrolytic                                                                                                                                                                     | Electrolytic                                                                                                                                                                                        | Electrolytic                                                                                                                                           | Electroless                                                                                                                                                                 |
| Common metal<br>choices                             | Au, Ni, Cu                                                                                                                                                                       | Au, Ni, Cu                                                                                                                                                                                          | Au, Ni, Cu                                                                                                                                             | Ni, Cu                                                                                                                                                                      |
| Holder plate<br>design type (see<br>Figure 7)       | "A"                                                                                                                                                                              | "C"                                                                                                                                                                                                 | "B"                                                                                                                                                    | "A"                                                                                                                                                                         |
| Can be plated before packaging                      | No                                                                                                                                                                               | Yes                                                                                                                                                                                                 | Yes                                                                                                                                                    | Yes                                                                                                                                                                         |
| Requires further<br>processing after<br>plating     | No                                                                                                                                                                               | Yes                                                                                                                                                                                                 | Yes                                                                                                                                                    | No                                                                                                                                                                          |
| Minimum pitch <sup>a</sup>                          | $W_{pad}$ + 2 $W_{gap}$                                                                                                                                                          | $W_{pad}$ + 2 $W_{gap}$                                                                                                                                                                             | $W_{pad}$ + 2 $W_{gap}$                                                                                                                                | $W_{pad} + W_{gap}$                                                                                                                                                         |
| Requires direct<br>wiring access to<br>plating pads | Yes                                                                                                                                                                              | Yes                                                                                                                                                                                                 | No                                                                                                                                                     | No                                                                                                                                                                          |
| Advantages                                          | <ul> <li>Pads can be<br/>plated individually</li> <li>Ability to<br/>electrically detect<br/>plating endpoint,<br/>especially if pads<br/>are individually<br/>plated</li> </ul> | <ul> <li>No seed layer or<br/>plating mask<br/>needed</li> </ul>                                                                                                                                    | <ul> <li>Controlled plating<br/>of all pads<br/>in parallel</li> <li>Most common<br/>plating method<br/>in microfabrication</li> </ul>                 | <ul> <li>Tightest pad pitch</li> <li>Aluminum pad<br/>compatible</li> <li>Zincate and brief<br/>Ni plating can be<br/>done on full<br/>wafer before<br/>assembly</li> </ul> |
| Disadvantages                                       | <ul> <li>Devices must be<br/>fully packaged<br/>before plating</li> <li>Package must be<br/>compatible<br/>with plating<br/>chemicals</li> </ul>                                 | <ul> <li>Temporary short<br/>circuit wiring<br/>requires extra space</li> <li>Breaking the<br/>short-circuit beams<br/>can be difficult</li> <li>Careful resistance<br/>balancing needed</li> </ul> | <ul> <li>Requires chemical<br/>etching of mask<br/>and seed</li> <li>Mask and seed<br/>must be DRIE and<br/>O2 plasma ashing<br/>compatible</li> </ul> | • Pad cleanliness is<br>very important, to<br>avoid uneven<br>plating                                                                                                       |

| Table 3. | Comparison | of Electroplatin | g Approaches. |
|----------|------------|------------------|---------------|
|----------|------------|------------------|---------------|

<sup>a</sup>  $W_{pad}$  is the width of the contact pad and  $W_{gap}$  is the distance between the 2-D insert and the contact pad on the holder plate. The minimum pitch is the width of the pad and the spacing. For electrolytic plating, a distance of  $W_{gap}$  needs to be covered, so that the minimum spacing to avoid short-circuiting pads is 2  $W_{gap}$ . For electroless plating, the gap is bridged from both sides and thus only  $W_{gap}/2$  is plated per side, with a minimum spacing of  $W_{gap}$ .

## 2.3.1. Post-Package Electrolytic Plating

In packaged plating (e.g., [24,25]), the probe is first assembled and packaged (e.g., to a PCB), so that individual sites on the holder plate can be electrically accessed through the package connector. This allows flexibility in the plating: each pad can be individually plated, or pads can be plated in parallel. Individual plating can allow end-point detection of the plating but this approach does not scale well with the number of pads. Because the probe must first be completely packaged, any electroplating yield problems will not be identified until after packaging, increasing the time and cost caused by non-yielding devices. The package also needs to be compatible with the electroplating chemicals.

A common approach for electroplating in microfabrication is to use a masked seed layer to plate from, shown in Figure 7B. The seed blankets the entire device (in our case the holder plate) and is selectively covered by an insulating mask with only the desired plating sites exposed. Photoresist is often used as a convenient mask material. By plating with a seed and mask, a single point of contact to the seed can supply the plating current for all sites in parallel, independent of what devices or wiring is implemented in the actual silicon below the seed. After plating, the mask and seed are chemically removed. In our process, the mask and seed must be fabricated prior to the DRIE etch. Therefore, it is not possible to use photoresist as a plating mask. This restriction complicates the choice of mask material. We initially implemented this approach with electrolytic Cu plating using a thin evaporated Cu seed (e.g., 100 nm), masked by a thin film (e.g., 150 nm) of plasma-enhanced chemical vapor deposition (PECVD)  $SiN_x$  or  $SiO_2$ . The Cu seed required either Ti or Cr to be used as an adhesion layer (e.g., 10 to 20 nm). However, our choice of Cu was not ideal, because of metal adhesion and removal issues (caused by the presence of difficult to remove Cu/Cr or Cu/Ti intermetallics). The mask layer removal in diluted HF was also not ideal, because it attacked the probe insulating dielectric films. Thus, switching from Cu to Ni or Au as the seed and plating metal could help to reduce some of these problems. But the requirement for chemical etching to remove the mask would remain.

#### 2.3.3. Seedless Plating with Temporary Short Circuits

We also investigated an intermediate step between packaged plating and plating with a seed and mask (Figures 7C and 8). In this approach, we modify the wiring layout on the holder plate and short-circuit all of the pads together, so that they can be plated in parallel. This method removes the need for a seed or mask layer and also the need to first package the device. The short-circuits must be temporary and we route the wiring to the outside of the holder plate, where they are short-circuited together and connected to a single plating access site. This approach requires balancing of the line resistance and we implemented a tree-like structure along the short circuit ring's perimeter. If a simple short circuit ring is used, distant plating sites will fail to plate due to significant potential drops along the way. After plating, short-circuits are removed by physically cleaving the beams with side-cutting pliers. The disadvantage we found with this method is a lack of scalability and added design complexity. The space on the short circuit beams is fixed, requiring either a larger number of wider beams, or finer metal traces as we scale up the pad count. We also found that breaking off the short circuit beams poorly can sometimes result in broken metal wires short-circuiting because of the ductility of the metal. An alternative may thus be to use laser-cutting rather than cleaving.



**Figure 8.** SEM image of an earlier electrolytic plating design, showing 2-D insert (A), holder plate (B) and self-locking hook (C). The scale bar is 400  $\mu$ m.

#### 2.3.4. Electroless Plating

The previous methods all relied on electrolytic plating, where plating current is supplied externally. In contrast, electroless (or autocatalytic) plating is able to deposit metal without the need for an external current supply. This method is ideal for our designs, because it minimized the process complexity and avoids the handling complexities to make a temporary single electrical contact on the assembled 3-D probe. The design of the holder plate is shown in Figure 7A. We decided to use electroless nickel (EN) plating, because it provides a well-established plating protocol compatible with plating on Al pads. We use a standard phosphorous nickel solution (Fidelity 9012, OMGroup Inc., Piscataway, NJ, USA). The process starts with a pre-treatment for Al substrates: 5 min in OMG 3152 soak cleaner, 15 seconds in OMG 3133 acid etch, 30 s de-smut in 50% v/v nitric acid and 25% v/v sulfuric acid, 60 s in OMG 3116M zincate, 30 seconds de-smut in 50% v/v nitric acid, 60 seconds OMG 3116M zincate—with deionized (DI) water rinsing between steps. All solutions are mixed and operated according to the manufacturer's specifications. The pre-treatment prepares the Al pads with a seed layer of zinc and is followed by EN plating. The plating time depends on the gap that needs to be bridged but will typically be between 30 and 60 min.

To hold the probe during plating, we use a Teflon carrier, custom-made by the Massachusetts Institute of Technology (MIT) Central Machine Shop (Figure 9). The carrier allows easy handling while protecting the probe and accommodates different inserts, one for each holder-plate design. In the carrier, the probe is held at a  $45^{\circ}$  angle to facilitate H<sub>2</sub> gas evolution during plating and to avoid getting evolving gas trapped on or under a horizontal surface.



**Figure 9.** Teflon-based holder (A) for electroless plating. The darker insert (B) is specific to the probe (C) and holds the assembled probe at a 45-degree angle, to facilitate the removal of evolving gas from the plating sites to avoid gas getting trapped under a horizontal surface. The insert (B) can also be used to hold the probe during mechanical assembly steps (see section). The scale bar is 1 cm.

While the main purpose of the plating is to form the connections between the holder plate and the 2-D probe inserts, the external wiring pads also are plated (see Figure 7). Once the EN plating is complete, we follow with an immersion-gold step (Bright Electroless Gold, Transene, Danvers, MA, USA) to protect the Ni from corrosion and to make the external pads packaging compatible (e.g., for wirebonding).

Electroless nickel does not catalyze on the materials present on the probe shanks (Au recording sites, SiO<sub>2</sub> insulator, Si shank). It is nonetheless a good idea to protect the probe shanks during plating with photoresist and removing the resist with acetone when plating is complete (as also suggested by [24]). Otherwise, stray Ni deposits may occasionally form especially on rough surfaces—for example, the DRIE sidewall or indented Au pad may trap contaminants in the plating bath that can then act as plating seeds.

## 2.3.5. Comparison

The above electroplating methods are summarized in Table 3. Based on our experience with the different methods, we find that electroless plating can enable scalable probe fabrication, by minimizing microfabrication process complexity and because plating can occur before packaging all in a single step regardless of the number of connections to be made. EN plating is also compatible with integration or attachment of complementary metal–oxide–semiconductor (CMOS) integrated circuits (e.g., similar to [7,17]) to the holder plate, because no electrical access to the plating sites is needed. However, the plating process is sensitive to substrate cleanliness. Organic contamination (e.g., from photoresist residues or the DRIE handle-mounting) must be properly cleaned, otherwise some pads may not plate. Regardless of the plating method used, the finest connection pitch that can be achieved depends on the gap that has to be bridged. The minimum pitch depends on the width of the pad and the spacing. Electrolytic plating needs to grow metal for a distance of  $W_{gap}$  (see Figure 8) and the minimum spacing to avoid short-circuiting neighboring pads is  $2W_{gap}$ . In contrast, electroless plating bridges the gap from both sides (Figure 10) and only  $W_{gap}/2$  is plated per side, giving a minimum spacing of  $W_{gap}$ . These dependencies are summarized in Table 3.



**Figure 10.** (a) SEM image of the 40  $\mu$ m pitch connections of a 4480 recording site probe (design 3b in Table 4), with the 2-D insert (A), the holder plate (B) and the self-locking hook (C). (b) Electrical connections and shown with more detail. (c) An earlier test-design, also using a 40  $\mu$ m connection pitch, with a narrow gap indicates the potential for a much narrower connection pitch. Scale bars are 200  $\mu$ m (a) and 20  $\mu$ m (b,c) respectively.

We currently first assemble the 3-D probe before plating any of the parts. If a larger number of probes are required, it may become more time-efficient to initiate plating on the entire wafer—cleaning, zincate pre-treatments and a thin (e.g., 1  $\mu$ m) initial EN plating—before breaking out the structures and assembling them into individual 3-D probes. After assembling the pre-plated structures, the probe can then be immediately placed into EN plating to form the final connections, simplifying the post-assembly processing.

We found that the protrusions at the end of the holder plate in Figure 7C make handling the device much easier and we introduced smaller protrusion on the edges of all our holder-plate designs. Similarly, the long bridge for seed/mask plating (Figure 7B) provides an easy way to pick up the device with tweezers. Our final designs use EN plating and while functionally equivalent to Figure 7A, have the physical outline of the holder plate in Figure 7C.

|           | ID | Design (Part<br>Names) | Recording Site<br>Configuration <sup>a</sup> | 3-D Array<br>Configuration <sup>b</sup> | Connections<br>per 2-D<br>Insert <sup>c</sup> | Total<br>Connections | Connection<br>Pitch | Device<br>Purpose                     |
|-----------|----|------------------------|----------------------------------------------|-----------------------------------------|-----------------------------------------------|----------------------|---------------------|---------------------------------------|
|           | 1a | B160–F160              | $2\times20$ @ 13.0 $\mu m$                   | 9 	imes 4                               | 160                                           | 1440                 | 60 µm               | Conservative<br>design                |
|           | 1b | B160–F20               | $2 \times 2$ @ 9.5/14 $\mu$ m                | 9 	imes 40                              | 160                                           | 1440                 | 60 µm               | Large shank<br>count,<br>tetrode tips |
|           | 2  | B160–F30               | $1\times9$ @ 250.0 $\mu m$                   | 9 	imes 17                              | 160                                           | 1440                 | 60 µm               | Optical-only<br>lithography           |
| 2         | 3a | B408-F408              | $2\times34$ @ 13.0 $\mu m$                   | 11 	imes 6                              | 408                                           | 4488                 | 40 µm               | Standard<br>design                    |
| 3 —<br>3b | 3b | B409-F408              | $2\times34$ @ 13.0 $\mu m$                   | 11 	imes 6                              | 408                                           | 4488                 | 40 µm               | Compact<br>holder plate               |
|           | 4  | B1000-F1006            | $4\times42$ @ 13.0 $\mu m$                   | $10 \times 6$                           | 1008                                          | 10,080               | 26 µm               | Aggressive<br>design                  |
|           | 5  | B1000–F1010            | $2\times 50$ @ 13.0 $\mu m$                  | 10 	imes 10                             | 1008                                          | 10,080               | 26 µm               | Aggressive<br>design                  |
|           | 6  | B10-F10                | $1 \times 1$                                 | 8 × 80                                  | 149                                           | 1192                 | 16.5 to<br>113.7 μm | Pitch and<br>DRIE etch<br>testing     |

Table 4. Design summary of example designs in this paper.

<sup>a</sup> Rows/shank × Columns/shank @ Site pitch in  $\mu$ m (identical for columns and rows except 1b). <sup>b</sup> Inserts/probe × Shanks/insert. <sup>c</sup> For more connections than recording sites per insert (e.g., design 5 and 6), the layout code leaves some connections open, yet the connections are still formed in the electrical assembly. Configurations of the different probes fabricated in this paper. Part names begin with B for the holder plates and F for the 2-D probe inserts. Electrical characteristics are shown in Table 5.

**Table 5.** Electrical Characterization of Probe Components. Measurement accuracy is  $\pm$ 5%, driven by the quality of the contact to the metal pad during measurement, rather than the measurement equipment itself. One measurement was taken per point.

| Design                  | Wire Length (mm) | Wire Aspect Ratio (n <sub>sq</sub> = L/W) | Resistance (k $\Omega$ ) | Capacitance (pF) |
|-------------------------|------------------|-------------------------------------------|--------------------------|------------------|
| Holder B10              | 5.6              | 1900                                      | 1.02                     | 0.56             |
| Insert F10 <sup>a</sup> | 1.9              | 1050                                      | n/a                      | 0.08             |
| Holder B160             | 11.3             | 7200                                      | 8.53                     | 1.39             |
| Insert F30              | 2.1              | 950                                       | 0.29                     | 0.09             |
| Insert F160             | 4.0              | 7700                                      | 9.30                     | 0.28             |
| Holder B408             | 13.0             | 14,200                                    | 21.7                     | 1.82             |
| Holder B409             | 13.9             | 34,750                                    | 55.1                     | 1.28             |
| Insert F408             | 5.3              | 8700                                      | 9.45                     | 0.48             |
| Holder B1000            | 15.8             | 39,400                                    | 66.1                     | 1.88             |
| Insert F1006            | 8.2              | 14,100                                    | 18.1                     | 0.71             |
| Insert F1010            | 5.4              | 11,300                                    | 12.8                     | 0.63             |

<sup>a</sup> No resistance measurement for F10 because only 1 site/shank. Design names correspond to the details shown in Table 4.

# 3. Results

#### 3.1. Example Designs

We have built a number of different sample designs, summarized in Table 4. Each shank has close-packed recording sites (except for designs B160-F30 and B10-F10). The connection pitch ranges from a conservative 60  $\mu$ m (B160-F160) to an aggressive 26  $\mu$ m pitch (B1000-F1006, B1000-F1010). Testing was carried out on design 6, with was created with the goal of testing the minimum electroplating pitch and to demonstrate an aggressive number of very narrow shanks to test the DRIE etch capabilities. The following sections show the mechanical and electrical characteristics of these designs.

#### 3.2. Mechanical Characterization

To measure the alignment accuracy of the probe shanks, we mapped out the probe tip locations under an optical microscope with a digital stage. This allowed us to track the actual versus expected locations of the shank tips, with results shown in Figure 11. For these measurements, we placed a 3-D probe under the microscope and moved the stage in well-defined steps. At each step, we took microscope images focused on the shank tips and processed the results by measuring the actual versus expected pixel location of the tip, with a resulting measurement accuracy of around 3  $\mu$ m. After mapping all of the probe's inserts, we moved the stage back to the first position to verify that the probe had not shifted relative to the first image. Based on the characterization of six probes of three different designs, we find that the self-alignment method is effective with less than  $0.2^{\circ}$ misalignment. However, we noticed several probe inserts where the position was significantly different from its expected value (seen as the tail-end in Figure 11). Closer inspection of these probes revealed that they were using 2-D inserts from two wafers that had very different dielectric film stress (caused by a temporary tool problem that resulted in high stress instead of zero-stress in the final 1 µm tetraethoxysilane (TEOS) film deposited). While the inserts were well aligned, the probe shanks had different radii of curvature depending on the wafer they came from. Therefore, either all of the inserts should come from the same wafer or batch, or the shank bending should be characterized with an optical profilerometer before the devices are broken out of the wafer. Ideally, though, the dielectrics should be properly stress-balanced with minimal bending, thus avoiding the mismatch we encountered.



**Figure 11.** Measurements of the alignment accuracy based on six assembled 3-D probes. The strongly tilted shank tips were due to probe parts from wafers with different film stresses, resulting in an increased misalignment due to shank bending. For inserts with identical film stress, the shank tips are pointing within  $\pm 0.2^{\circ}$  of their mean, equivalent to the tip of a 5 mm long shank being within 20  $\mu$ m of the intended position.

#### 3.3. Electrical Characterization

Because the electrode recording sites are identical to that of our previously published 2-D designs [12], we here focus on the electrical and mechanical connectivity from 2-D to 3-D. Electrical measurements of line resistance and parasitic capacitance for the individual 2-D components, using a microprobe station and an impedance meter (HP4284A), are shown in Table 5. Measurements of the line resistances were done by connecting some of the ends of adjacent wires together on each component.

We tested electrically assembled 3-D probes by measuring the resistance of wire pairs running from the holder plate and connected together on the 2-D insert. The electroplated contacts showed a resistance of 43  $\Omega$ . Wire pairs not connected were confirmed to be open circuits.

To characterize the smallest electroplating pitch, we used a test design where each insert had a graduation of pitch values ranging from 16.5  $\mu$ m to 113.7  $\mu$ m (partially shown in Figure 12). We found that a pitch of 35 to 40  $\mu$ m was easily achieved. The 26  $\mu$ m pitch of the aggressive design turned out to be slightly too aggressive to allow successful contact formation with the 10  $\mu$ m tolerance gap used. An SEM of the electrical connections of our standard design (design 3b in Table 4 and shown in Figure 1) with a 40  $\mu$ m pitch is shown in Figure 9. We believe that by reducing the width of the pads and reducing the opening gap, a connection pitch down to 25  $\mu$ m should be feasible (e.g., based on using an 8  $\mu$ m wide pad and an 8  $\mu$ m gap, which allows for a good overplating tolerance). Further increases in the number of connections may also be achieved by widening the base of the 2-D inserts (rather than reducing the pitch between connections).



**Figure 12.** Example of a plating pitch test, showing several 2-D inserts (A) after electrical connections were formed to the holder plate (B). The self-locking hook (C) is visible. Each insert has a very fine pitch on the right and then relaxes the pitch towards the left. The finest pitch pads are visibly merged and overplated. Pads towards the left are clearly separated. The transition in this example occurred at around 35–40 µm but depends on the amount of plating necessary to bridge the gap (see Table 3). Scale bar is 500 µm.

### 4. Discussion

In this paper, we have focused on creating a scalable architecture for 3-D microelectrodes for neural recording. Scalability was demonstrated for both for the number of shanks and the number of recording sites per shank. Increases in the number of recording sites per shank are generally achieved through innovating the microfabrication process (the focus of our previous work [12]), while increases in the number of shanks requires a simultaneous innovation of scalable mechanical and electrical assembly methods, which has been the focus of this paper.

Increasing the number of shanks on an individual 2-D insert is relatively simple, because only adjustments in the layout need to be made. Increasing the number of 2-D inserts is possible as well, yet requires a tighter pitch between inserts. This can be achieved by using thinner 2-D inserts. The inserts can be entirely thinned back by the second DRIE etch step, similar to how the shanks

themselves are thinned in our existing process—resulting in an identical thickness (here, 15  $\mu$ m) of both the shanks and the 2-D insert's base. However, this introduces conflicting requirements between the desire for thin shanks and a thicker base to simplify handling and avoid thin-film stress-induced bending of the base. But, these requirements can be uncoupled: by inserting a back-thinning step prior to the second DRIE, one can allow the base portion of the 2-D insert to be thinned back independently from the shanks and thus achieve an optimal thickness for both the shank and the base. For example, a base thickness of 50 to 100  $\mu$ m may provide a suitable tradeoff between an array with tight pitch (e.g., 150  $\mu$ m) and the mechanical stability to handle the inserts in assembly process (e.g., the waveguide arrays built in [48] used inserts of 50  $\mu$ m thickness).

With automated layout generation (see [12]), many different probe geometries can be included on the same wafer (see Figure 3). This will enable us to readily create many designs that are targeted to different specific applications. Each 3-D probe can also consist of a set of unique 2-D inserts to span a more complex, or behavior-specific brain region (e.g., as demonstrated by [10]). The placement of recording sites can be individualized for each shank and the location and length of each shank can be tuned to perfectly suit a specific neuroscience goal.

The mechanical properties of Si shanks allow further scaling of the cross-sectional geometries [50], enabling a larger number of shanks for a constant tissue displacement of, for example, under 1%. Previous multielectrode designs have successfully used tissue displacement ratios of 2% for 100 Si shanks [13] and 2.8% for 30 microwires [51] in vivo and designs as low as 0.1% were suggested in [14]. Rapid insertion has been used for 100-shank designs with cone-shaped tips [52]. However, both the shape of the tip and the diameter of the shank have a strong impact on the optimal insertion speed and thus the chisel-tip geometries of the shanks presented in this paper may enable a slow and gradual insertion, similar to the design and analysis described in [53].

#### 5. Conclusions

We have demonstrated fabrication and assembly technologies for 3-D probes and showed new methods to build scalable and close packed electrode recording sites, focusing on scalability of both the number of shanks as well as the number of recording sites per shank. Advanced packaging technologies in the semiconductor industry can enable these probes to be connected to and used for awake headfixed recordings in the future. The use of scaled 3-D probes in vivo will benefit from recent advances in surgery and experimental design (e.g., [39,54]) that will allow scaling up the number of recording sites without the constraints that chronic implant systems require.

The designs we introduced may help with explorations of the scalability of 3-D microelectrodes and the possibilities of wafer thinning and amplifier/multiplexer integration (either monolithic or heterogeneous) points towards a continued ability to scale in the future. A combination of these methods with our 3-D array assembly can significantly increase the number of recording sites beyond what we introduce here, we envision by two orders of magnitude or more, for the same number of external wires. Such scaling will bring along new engineering design challenges in packaging, thermal and power management and experimental design and data analysis. But the promise of extreme scalability is the capability to record a significant portion of the neurons in the mouse brain, obtaining and analyzing orders of magnitudes more information than currently possible.

Author Contributions: Conceptualization, J.S., A.Z., J.K., J.B., C.M.-K., N.K., C.F. and E.S.B.; Investigation, J.S.; Writing—Original Draft Preparation, J.S., J.K., C.F., E.S.B.; Supervision, E.S.B., C.F., N.K.

**Funding:** This work was supported by John Doerr, the HHMI-Simons Faculty Scholars Program, the Simons Center for the Social Brain at MIT, the Paul Allen Family Foundation, NIH Director's Pioneer Award DP1NS087724, NIH grants R01NS067199, 2R44NS070453-03A1, 1R01NS102727, 1R43MH101943, 1R43MH109332, 1R24MH106075 and R01DA029639, Cognitive Rhythms Collaborative NSF DMS 1042134, IET Harvey Prize, Google, New York Stem Cell Foundation, NSF CBET 1053233 and DARPA HR0011-14-2-0004.

Acknowledgments: Devices were fabricated at MIT's Microsystems Technology Laboratories (MTL). DRIE etching was carried out at the Harvard Center for Nanoscale Systems, a Member of the National Nanotechnology Infrastructure Network. We thank the MIT Central Machine Ship for fabricating the plating carriers and Andrew Gallant at MIT for preparing the CAD drawings of the carriers. We thank OMGroup Inc. for the electroless nickel plating chemicals and Doug Richard for valuable plating advice and suggesting the customized plating carrier design.

**Conflicts of Interest:** The authors declare no conflict of interest. The funding sponsors had no role in the design of the study; in the collection, analyses, or interpretation of data; in the writing of the manuscript and in the decision to publish the results.

### References

- 1. Wise, K.D.; Angell, J.B.; Starr, A. An integrated-circuit approach to extracellular microelectrodes. *IEEE Trans. Biomed. Eng.* **1970**, *3*, 238–247. [CrossRef]
- 2. Najafi, K.; Wise, K.D.; Mochizuki, T. A high-yield IC-compatible multichannel recording array. *IEEE Trans. Electron Devices* **1985**, *32*, 1206–1211. [CrossRef]
- Norlin, P.; Kindlundh, M.; Mouroux, A.; Yoshida, K.; Jensen, W.; Hofmann, U.G. A 32-Site Neural Recording Probe Fabricated by Double-Sided Deep Reactive Ion Etching of Silicon-on-Insulator Substrates. In Proceedings of the 12th Micromechanics Europe Workshop (MME-2001), Cork, Ireland, 16–18 September 2001.
- 4. Du, J.; Blanche, T.J.; Harrison, R.R.; Lester, H.A.; Masmanidis, S.C. Multiplexed, high density electrophysiology with nanofabricated neural probes. *PLoS ONE* **2011**, *6*, e26204. [CrossRef] [PubMed]
- 5. Blanche, T.J.; Spacek, M.A.; Hetke, J.F.; Swindale, N.V. Polytrodes: High-density silicon electrode arrays for large-scale multiunit recording. *J. Neurophysiol.* **2005**, *93*, 2987–3000. [CrossRef] [PubMed]
- Herbawi, A.S.; Larramendy, F.; Galchev, T.; Holzhammer, T.; Mildenberger, B.; Paul, O.; Ruther, P. CMOS-Based Neural Probe with Enhanced Electronic Depth Control. In Proceedings of the 18th International Conference on Solid-State Sensors, Actuators and Microsystems (Transducers), Anchorage, AK, USA, 21–25 June 2015.
- Lopez, C.M.; Andrei, A.; Mitra, S.; Welkenhuysen, M.; Eberle, W.; Bartic, C.; Puers, R.; Yazicioglu, R.F.; Gielen, G.G.E. An implantable 455-active-electrode 52-channel CMOS neural probe. *IEEE J. Solid-State Circuit*. 2014, 49, 248–261. [CrossRef]
- Berényi, A.; Somogyvári, Z.; Nagy, A.J.; Roux, L.; Long, J.D.; Fujisawa, S.; Stark, E.; Leonardo, A.; Harris, T.D.; Buzsáki, G. Large-scale, high-density (up to 512 channels) recording of local circuits in behaving animals. *J. Neurophysiol.* 2014, 111, 1132–1149. [CrossRef] [PubMed]
- 9. Nordhausen, C.T.; Maynard, E.M.; Normann, R.A. Single unit recording capabilities of a 100 microelectrode array. *Brain Res.* **1996**, 726, 129–140. [CrossRef]
- Shobe, J.L.; Claar, L.D.; Parhami, S.; Bakhurin, K.I.; Masmanidis, S.C. Brain activity mapping at multiple scales with silicon microprobes containing 1024 electrodes. *J. Neurophysiol.* 2015, 114, 2043–2052. [CrossRef] [PubMed]
- Drake, K.L.; Wise, K.D.; Farraye, J.; Anderson, D.J.; BeMent, S.L. Performance of planar multisite microprobes in recording extracellular single-unit intracortical activity. *IEEE Trans. Biomed. Eng.* **1988**, 35, 719–732. [CrossRef] [PubMed]
- 12. Scholvin, J.; Kinney, J.P.; Bernstein, J.G.; Moore-Kochlacs, C.; Kopell, N.; Fonstad, C.G.; Boyden, E.S. Close-packed silicon microelectrodes for scalable spatially oversampled neural recording. *IEEE Trans. Biomed. Eng.* **2016**, *63*, 120–130. [CrossRef] [PubMed]
- Campbell, P.K.; Jones, K.E.; Huber, R.J.; Horch, K.W.; Normann, R.A. A silicon-based, three-dimensional neural interface: Manufacturing processes for an intracortical electrode array. *IEEE Trans. Biomed. Eng.* 1991, 38, 758–768. [CrossRef] [PubMed]
- Hoogerwerf, A.C.; Wise, K.D. A Three-Dimensional Neural Recording Array. In Proceedings of the International Conference on Solid-State Sensors and Actuators. Digest of Technical Papers, San Francisco, CA, USA, 24–27 June 1991.
- 15. Perlin, G.E.; Wise, K.D. A Compact Architecture for Three-Dimensional Neural Microelectrode Arrays. In Proceedings of the 30th Annual International Conference of the IEEE Engineering in Medicine and Biology Society, Vancouver, BC, Canada, 20–25 August 2008.

- 16. Bai, Q.; Wise, K.D.; Anderson, D.J. A high-yield microassembly structure for three-dimensional microelectrode arrays. *IEEE Trans. Biomed. Eng.* **2000**, *47*, 281–289. [PubMed]
- 17. Yao, Y.; Gulari, M.N.; Wiler, J.A.; Wise, K.D. A microassembled low-profile three-dimensional microelectrode array for neural prosthesis applications. *J. Microelectromech. Syst.* **2007**, *16*, 977–988. [CrossRef]
- Herwik, S.; Kisban, S.; Aarts, A.A.A.; Seidl, K.; Girardeau, G.; Benchenane, K.; Zugaro, M.B.; Wiener, S.I.; Paul, O.; Neves, H.P.; et al. Fabrication technology for silicon-based microprobe arrays used in acute and sub-chronic neural recording. *J. Micromech. Microeng.* 2009, *19*, 074008. [CrossRef]
- Aarts, A.A.A.; Srivannavit, O.; Wise, K.D.; Yoon, E.; Puers, R.; Van Hoof, C.; Neves, H.P. Fabrication technique of a compressible biocompatible interconnect using a thin film transfer process. *J. Micromech. Microeng.* 2011, 21, 074012. [CrossRef]
- Kisban, S.; Holzhammer, T.; Herwik, S.; Paul, O.; Ruther, P. Novel method for the assembly and electrical contacting of out-of-plane microstructures. In Proceedings of the 23rd International Conference on Micro Electro Mechanical Systems (MEMS), Hong Kong, China, 24–28 January 2010.
- 21. Cheng, M.Y.; Yao, L.; Tan, K.L.; Lim, R.; Li, P.; Chen, W. 3D probe array integrated with a front-end 100-channel neural recording ASIC. *J. Micromech. Microeng.* **2014**, *24*, 125010. [CrossRef]
- Malhi, S.D.S.; Davis, H.E.; Stierman, R.J.; Bean, K.E.; Driscoll, C.C.; Chatterjee, P.K. Orthogonal Chip Mount—A 3D Hybrid Wafer Scale Integration Technology. In Proceedings of the International Electron Devices Meeting, Washington, DC, USA, 6–9 December 1987.
- Lee, Y.T.; Lin, C.W.; Lin, C.M.; Yeh, S.R.; Chang, Y.C.; Fu, C.C.; Fang, W. A 3D Glass Microprobe Array with Embedded Silicon for Alignment and Electrical Connection. In Proceedings of the International Solid-State Sensors, Actuators and Microsystems Conference, Denver, CO, USA, 21–25 June 2009.
- 24. Hoogerwerf, A.C.; Wise, K.D. A three-dimensional microelectrode array for chronic neural recording. *IEEE Trans. Biomed. Eng.* **1994**, *41*, 1136–1146. [CrossRef] [PubMed]
- Barz, F.; Holzhammer, T.; Paul, O.; Ruther, P. Novel Technology for the In-plane to Out-of-plane Transfor of Multiple Interconnection Lines in 3D Neural Probes. In Proceedings of the 17th International Conference on Solid-State Sensors, Actuators and Microsystems (Transducers & Eurosensors XXVII), Barcelona, Spain, 16–20 June 2013.
- 26. John, J.; Li, Y.; Zhang, J.; Loeb, J.A.; Xu, Y. Microfabrication of 3D neural probes with combined electrical and chemical interfaces. *J. Micromech. Microeng.* **2011**, *21*, 105011. [CrossRef]
- 27. Merriam, S.M.E.; Srivannavit, O.; Gulari, M.N.; Wise, K.D. A three-dimensional 64-site folded electrode array using planar fabrication. *J. Microelectromech. Syst.* **2011**, *20*, 594–600. [CrossRef]
- Wang, M.F.; Maleki, T.; Ziaie, B. A self-assembled 3D microelectrode array. J. Micromech. Microeng. 2010, 20, 035013. [CrossRef]
- Chen, C.H.; Chuang, S.C.; Su, H.C.; Hsu, W.L.; Yew, T.R.; Chang, Y.C.; Yeh, S.R.; Yao, D.J. A three-dimensional flexible microprobe array for neural recording assembled through electrostatic actuation. *Lab Chip* 2011, 11, 1647–1655. [CrossRef] [PubMed]
- Takeuchi, S.; Suzuki, T.; Mabuchi, K.; Fujita, H. 3D flexible multichannel probe array. J. Micromech. Microeng. 2004, 14, 104–107. [CrossRef]
- 31. Chiou, J.C.; Chang, C.W. Development of Three Dimensional Neural Sensing Device by Stacking Method. In Proceedings of the IEEE Sensors 2010 Conference, Kona, HI, USA, 1–4 November 2010.
- 32. Merriam, M.E.; Dehmel, S.; Srivannavit, O.; Shore, S.E.; Wise, K.D. A 3-D 160-Site Microelectrode Array for Cochlear Nucleus Mapping. *IEEE Trans. Biomed. Eng.* **2011**, *58*, 397–403. [CrossRef] [PubMed]
- Du, J.; Riedel-Kruse, I.H.; Nawroth, J.C.; Roukes, M.L.; Laurent, G.; Masmanidis, S.C. High-Resolution three-dimensional extracellular recording of neuronal activity with microfabricated electrode arrays. *J. Neurophysiol.* 2009, 101, 1671–1678. [CrossRef] [PubMed]
- 34. Barz, F.; Paul, O.; Ruther, P. Modular Assembly Concept for 3D Neural Probe Prototypes Offering High Freedom of Design and Alignment Precision. In Proceedings of the 36th Annual International Conference of the IEEE Engineering in Medicine and Biology Society, Chicago, IL, USA, 26–30 August 2014.
- 35. Langhals, N.B.; Kipke, D.R. Validation of a Novel Three-Dimensional Electrode Array Within Auditory Cortex. In Proceedings of the Annual International Conference of the IEEE Engineering in Medicine and Biology Society, Minneapolis, MN, USA, 3–6 September 2009.

- 36. Scholvin, J.; Kinney, J.P.; Bernstein, J.G.; Moore-Kochlacs, C.; Kopell, N.J.; Fonstad, C.G.; Boyden, E.S. Heterogeneous neural amplifier integration for scalable extracellular microelectrodes. In Proceedings of the 38th Annual International Conference of the IEEE Engineering in Medicine and Biology Society (EMBC), Orlando, FL, USA, 16–20 August 2016.
- 37. Rios, G.; Lubenov, E.V.; Chi, D.; Roukes, M.L.; Siapas, A.G. Nanofabricated neural probes for dense 3-D recordings of brain activity. *Nano Lett.* **2016**, *16*, 6857–6862. [CrossRef] [PubMed]
- Michon, F.; Aarts, A.; Borghs, G.; Bruce, M.; Fabian, K. Integration of silicon-based probes and micro-drive array for chronic recordings of large populations of neurons in behaving animals. *J. Neural Eng.* 2016, 13, 1–11. [CrossRef] [PubMed]
- 39. Dombeck, D.A.; Khabbaz, A.N.; Collman, F.; Adelman, T.L.; Tank, D.W. Imaging Large-Scale Neural Activity with Cellular Resolution in Awake, Mobile Mice. *Neuron* **2007**, *56*, 43–57. [CrossRef] [PubMed]
- 40. Harvey, C.D.; Collman, F.; Dombeck, D.A.; Tank, D.W. Intracellular dynamics of hippocampal place cells during virtual navigation. *Nature* **2009**, *461*, 941–946. [CrossRef] [PubMed]
- 41. Scholvin, J.; Fonstad, C.G.; Boyden, E.S. Scaling models for microfabricated in vivo neural recording technologies. In Proceedings of the 8th International IEEE/EMBS Conference on Neural Engineering (NER), Shanghai, China, 25–28 May 2017.
- 42. Hetke, J.F.; Lund, J.L.; Najafi, K.; Wise, K.D.; Anderson, D.J. Silicon ribbon cables for chronically implantable microelectrode arrays. *IEEE Trans. Biomed. Eng.* **1994**, *41*, 314–321. [CrossRef] [PubMed]
- Ledochowitsch, P.; Tiefenauer, R.F.; Pepin, B.; Maharbiz, M.M.; Blanche, T.J. Nanoflex for Neural Nanoprobes. In Proceedings of the The 17th International Conference on Solid-State Sensors, Actuators and Microsystems (Transducers & Eurosensors XXVII), Barcelona, Spain, 16–20 June 2013.
- Sun, T.; Park, W.T.; Cheng, M.Y.; An, J.Z.; Xue, R.F.; Tan, K.L.; Je, M. Implantable polyimide cable for multichannel high-data-rate neural recording microsystems. *IEEE Trans. Biomed. Eng.* 2012, 59, 390–399. [CrossRef] [PubMed]
- 45. Hetke, J.F.; Najafi, K.; Wise, K.D. Flexible miniature ribbon cables for long-term connection to implantable sensors. *Sensor Actuators A-Phys.* **1990**, *23*, 999–1002. [CrossRef]
- 46. Thacker, H.D.; Bottoms, W.R. Wafer-Level testing of gigascale integrated circuits. In *Integrated Interconnect Technologies for 3D Nanoelectronic Systems;* Artech House: Norwood, MA, USA, 2009.
- International Technology Roadmap for Semiconductors. Available online: https://www.semiconductors. org/clientuploads/Research\_Technology/ITRS/2015/0\_2015%20ITRS%202.0%20Executive%20Report% 20(1).pdf (accessed on 24 August 2018).
- 48. Zorzos, A.N.; Scholvin, J.; Boyden, E.S.; Fonstad, C.G. Three-dimensional multiwaveguide probe array for light delivery to distributed brain circuits. *Opt. Lett.* **2012**, *37*, 4841–4843. [CrossRef] [PubMed]
- Gaither, M.S.; Gates, R.S.; Kirkpatrick, R.; Cook, R.F.; DelRio, F.W. Etching process effects on surface structure, fracture strength and reliability of single-crystal silicon theta-like specimens. *J. Microelectromech. Syst.* 2013, 22, 589–602. [CrossRef]
- 50. Najafi, K.; Ji, J.; Wise, K.D. Scaling limitations of silicon multichannel recording probes. *IEEE Trans. Biomed. Eng.* **1990**, *37*, 1–11. [CrossRef] [PubMed]
- 51. Kruger, J.; Aiple, F. Multimicroelectrode investigation of monkey striate cortex: Spike train correlations in the infragranular layers. *J. Neurophysiol.* **1988**, *60*, 798–828. [CrossRef] [PubMed]
- 52. Rousche, P.J.; Normann, R.A. A method for pneumatically inserting an array of penetrating electrodes into cortical tissue. *Ann. Biomed. Eng.* **1992**, *20*, 413–422. [CrossRef] [PubMed]
- 53. Edell, D.J.; Toi, V.V.; McNeil, V.M.; Clark, L.D. Factors influencing the biocompatibility of insertable silicon microshafts in cerebral cortex. *IEEE Trans. Biomed. Eng.* **1992**, *39*, 635–643. [CrossRef] [PubMed]
- 54. Pak, N.; Siegle, J.H.; Kinney, J.P.; Denman, D.J.; Blanche, T.J.; Boyden, E.S. Closed-loop, ultraprecise, automated craniotomies. *J. Neurophysiol.* **2015**, *113*, 3943–3953. [CrossRef] [PubMed]



© 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).